# Solutions - Midterm Exam

(February 16<sup>th</sup> @ 5:30 pm)

Presentation and clarity are very important! Show your procedure!

# PROBLEM 1 (24 PTS)

a) Complete the following table. The decimal numbers are unsigned: (5 pts.)

| Decimal | BCD          | Binary   | Reflective Gray Code |
|---------|--------------|----------|----------------------|
| 31      | 00110001     | 11111    | 10000                |
| 33      | 00110011     | 100001   | 110001               |
| 247     | 001001000111 | 11110111 | 10001100             |

b) Complete the following table. The decimal numbers are signed. Use the fewest number of bits in each case: (15 pts.)

| REPRESENTATION |                    |                |                |  |  |  |
|----------------|--------------------|----------------|----------------|--|--|--|
| Decimal        | Sign-and-magnitude | 1's complement | 2's complement |  |  |  |
| -10            | 11010              | 10101          | 10110          |  |  |  |
| -15            | 11111              | 10000          | 10001          |  |  |  |
| 13             | 01101              | 01101          | 01101          |  |  |  |
| -11            | 11011              | 10100          | 10101          |  |  |  |
| -31            | 111111             | 100000         | 100001         |  |  |  |
| -25            | 111001             | 100110         | 100111         |  |  |  |

c) Convert the following decimal numbers to their 2's complement representations. (4 pts) -31.5 ✓ 25.25 +25.25 = 011001.01 $+31.5 = 011111.1 \implies -31.5 = 100000.1$ 

#### PROBLEM 2 (18 PTS)

• Complete the timing diagram of the following circuit. The VHDL code (tst.vhd) corresponds to the shaded circuit.



#### PROBLEM 3 (12 PTS)

- Complete the timing diagram (signals D0 and DATA) of the following circuit. The circuit in the blue box treats the input T as a 5-bit signed (2C) number and converts it to the sign-and-magnitude representation with 5 bits.
  - ✓ Example: if T = 10110, then DO = 11010.



# PROBLEM 4 (11 PTS)

- A microprocessor has a memory space of 512 KB. Each memory address occupies one byte.
  a) What is the address bus size (number of bits of the address) of this microprocessor? Since 512 KB = 2<sup>19</sup> bytes, the address bus size is 19 bits.
  - b) What is the range (lowest to highest, in hexadecimal) of the memory space for this microprocessor?

With 19 bits, the address range is 0x0000 to 0x7FFFF.

c) The figure to the right shows four memory chips that are placed in the given positions: ✓ Complete the address ranges (lowest to highest, in hexadecimal) for each of the

memory chips.

8 bits Address 000 0000 0000 0000 0000: 0x00000 0 000 0000 0000 0000 0001: 0x00001 128KB . . . 001 1111 1111 1111 1111: **0x1FFFF** 010 0000 0000 0000 0000: 0x20000 010 0000 0000 0000 0001: 0x20001 128KB . . . 011 1111 1111 1111 1111: 0x3FFFF 100 0000 0000 0000 0000: 0x40000 100 0000 0000 0000 0001: 0x40001 128KB . . . 101 1111 1111 1111 1111: **0x5FFFF** 110 0000 0000 0000 0000: **0x60000** 110 0000 0000 0000 0001: 0x60001 128KB . . . . . . 111 1111 1111 1111 1111: **0x7FFFF** 



# PROBLEM 5 (18 PTS)

a) Perform the binary unsigned subtraction of these unsigned integers. Use the fewest number of bits n to represent both operators. Indicate every borrow from  $b_0$  to  $b_n$ . Determine whether we need to keep borrowing from a higher byte. (6 pts)  $\checkmark$  31 - 37

b) Perform the binary operation of these numbers, where numbers are represented in 2's complement. Indicate every carry from  $c_0$  to  $c_n$ . Use the fewest number of bits to represent the summands and the result so that overflow is avoided. (8 pts)  $\checkmark$  31 - 37



c) Perform binary multiplication of the following numbers that are represented in 2's complement arithmetic. (4 pts)  $\checkmark$  -11 x 7



# PROBLEM 6 (17 PTS)

A 3-input majority gate has an output value *f* that is 1 if there are more 1's than 0's on its inputs. The output *f* is 0 otherwise.
 a) Provide the simplified expression for *f* and sketch this circuit using logic gates. (5 pts)

| хуг   | f |                      |         |
|-------|---|----------------------|---------|
| 0 0 0 | 0 | $x^{xy}$ 00 01 11 10 |         |
| 0 0 1 | 0 |                      | y - + + |
| 0 1 0 | 0 | 0 0 0 1 0            |         |
| 0 1 1 | 1 |                      |         |
| 1 0 0 | 0 | 1 0 1 1 1            |         |
| 1 0 1 | 1 |                      |         |
| 1 1 0 | 1 | <b>C</b>             |         |
| 1 1 1 | 1 | f = xy + yz + xz     |         |

b) Implement the previous circuit using ONLY 2-to-1 MUXs (AND, OR, NOT, XOR gates are not allowed). (12 pts)

 $f(x, y, z) = \bar{x}f(0, y, z) + xf(1, y, z) = \bar{x}(yz) + x(y + yz + z) = \bar{x}g(y, z) + xh(y, z)$ 

 $g(y,z) = \bar{y}g(0,z) + yg(1,z) = \bar{y}(0) + y(z)$  $h(y,z) = \bar{y}h(0,z) + yh(1,z) = \bar{y}(z) + y(1)$ 

